

### **General Description**

The MAX5078A/MAX5078B high-speed MOSFET drivers source and sink up to 4A peak current. These devices feature a fast 20ns propagation delay and 20ns rise and fall times while driving a 5000pF capacitive load. Propagation delay time is minimized and matched between the inverting and noninverting inputs. High sourcing/sinking peak currents, low propagation delay, and thermally enhanced packages make the MAX5078A/ MAX5078B ideal for high-frequency and high-power circuits.

The MAX5078A/MAX5078B operate from a 4V to 15V single power supply and consume 40µA (typ) of supply current when not switching. These devices have an internal logic circuitry that prevents shoot-through during output state changes to minimize the operating current at a high switching frequency. The logic inputs are protected against voltage spikes up to +18V, regardless of the V<sub>DD</sub> voltage. The MAX5078A has CMOS input logic levels while the MAX5078B has TTL-compatible input logic levels.

The MAX5078A/MAX5078B feature both inverting and noninverting inputs for greater flexibility in controlling the MOSFET. They are available in a 6-pin TDFN (3mm x 3mm) package and operate over the automotive temperature range of  $-40^{\circ}$ C to  $+125^{\circ}$ C.

#### **Applications**

Power MOSFET Switching Switch-Mode Power Supplies DC-DC Converters

Motor Control

Power-Supply Modules

# **Typical Operating Circuit**



#### Features

- ♦ 4V to 15V Single Power Supply
- ♦ 4A Peak Source/Sink Drive Current
- ♦ 20ns (typ) Propagation Delay
- ♦ Matching Delay Between Inverting and **Noninverting Inputs**
- ♦ V<sub>DD</sub> / 2 CMOS (MAX5078A)/TTL (MAX5078B) Logic Inputs
- ♦ 0.1 x V<sub>DD</sub> (CMOS) and 0.3V (TTL) Logic-Input Hysteresis
- ♦ Up to +18V Logic Inputs (Regardless of VDD Voltage)
- **♦** Low Input Capacitance: 2.5pF (typ)
- ♦ 40µA (typ) Quiescent Current
- ♦ -40°C to +125°C Operating Temperature Range
- ♦ 6-Pin TDFN Package

### **Ordering Information**

| PART        | TEMP<br>RANGE      | PIN-<br>PACKAGE | TOP<br>MARK | PKG<br>CODE |
|-------------|--------------------|-----------------|-------------|-------------|
| MAX5078AATT | -40°C to<br>+125°C | 6 TDFN-EP*      | AHL         | T633-1      |
| MAX5078BATT | -40°C to<br>+125°C | 6 TDFN-EP*      | AHM         | T633-1      |

<sup>\*</sup>EP = Exposed pad.

#### **Selector Guide**

| PART        | PIN-PACKAGE | LOGIC INPUT              |
|-------------|-------------|--------------------------|
| MAX5078AATT | 6 TDFN-EP   | V <sub>DD</sub> / 2 CMOS |
| MAX5078BATT | 6 TDFN-EP   | TTL                      |

### Pin Configuration



Maxim Integrated Products 1

#### **ABSOLUTE MAXIMUM RATINGS**

| (Voltages referenced to GND.)         |                           |
|---------------------------------------|---------------------------|
| V <sub>DD</sub>                       |                           |
| IN+, IN                               | 0.3V to +18V              |
| OUT                                   | 0.3V to $(V_{DD} + 0.3V)$ |
| OUT Short-Circuit Duration            | 10ms                      |
| Continuous Source/Sink Current at OUT | (Pn < Pnmax)200mA         |

| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ )  |                |
|--------------------------------------------------------|----------------|
| 6-Pin TDFN-EP (derate 18.2mW/°C above +                | 70°C)1454mW    |
| Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 8.5°C/W        |
| Operating Temperature Range                            | 40°C to +125°C |
| Storage Temperature Range                              | 65°C to +150°C |
| Junction Temperature                                   | +150°C         |
| Lead Temperature (soldering, 10s)                      | +300°C         |
|                                                        |                |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{DD} = 4V \text{ to } 15V, T_A = -40^{\circ}C \text{ to } +125^{\circ}C, \text{ unless otherwise noted.}$  Typical values are at  $V_{DD} = 15V \text{ and } T_A = +25^{\circ}C.)$  (Note 1)

| PARAMETER                                               | SYMBOL             | CONDITIONS                                          |                        | MIN  | TYP  | MAX  | UNITS |  |
|---------------------------------------------------------|--------------------|-----------------------------------------------------|------------------------|------|------|------|-------|--|
| POWER SUPPLY                                            |                    | 1                                                   |                        | - W  |      |      | •     |  |
| V <sub>DD</sub> Operating Range                         | V <sub>DD</sub>    |                                                     |                        | 4    |      | 15   | V     |  |
| V <sub>DD</sub> Undervoltage Lockout                    | UVLO               | V <sub>DD</sub> rising                              |                        | 3.00 | 3.5  | 3.85 | V     |  |
| V <sub>DD</sub> Undervoltage Lockout<br>Hysteresis      |                    |                                                     |                        |      | 200  |      | mV    |  |
| V <sub>DD</sub> Undervoltage Lockout to<br>Output Delay |                    | V <sub>DD</sub> rising                              |                        |      | 12   |      | μs    |  |
|                                                         |                    | IN+ = 0V, IN- = V <sub>DD</sub>                     | $V_{DD} = 4V$          |      | 28   | 55   | ^     |  |
| V <sub>DD</sub> Supply Current                          | IDD                | (not switching)                                     | $V_{DD} = 15V$         |      | 40   | 75   | μA    |  |
|                                                         | I <sub>DD-SW</sub> | Sw Switching at 250kHz, $C_L = 0$ 0.5 1.2           |                        | 2.2  | mA   |      |       |  |
| DRIVER OUTPUT (SINK)                                    |                    |                                                     |                        |      |      |      |       |  |
|                                                         |                    | V <sub>DD</sub> = 15V,<br>I <sub>OUT</sub> = -100mA | T <sub>A</sub> = +25°C |      | 1.1  | 1.8  |       |  |
| Driver Output Resistance Pulling                        | R <sub>ON-N</sub>  |                                                     | $T_A = +125^{\circ}C$  |      | 1.5  | 2.4  |       |  |
| Down                                                    |                    | $V_{DD} = 4.5V,$                                    | $T_A = +25^{\circ}C$   |      | 2.2  | 3.3  | Ω     |  |
|                                                         |                    | $I_{OUT} = -100mA$                                  | $T_A = +125^{\circ}C$  |      | 3.0  | 4.5  |       |  |
| Peak Output Current (Sinking)                           | I <sub>PK-N</sub>  | $V_{DD} = 15V, C_L = 10,00$                         | 0pF                    |      | 4    |      | Α     |  |
| Output-Voltage Low                                      |                    | I <sub>OUT</sub> = -100mA                           | $V_{DD} = 4.5V$        |      |      | 0.45 | V     |  |
| Output-voitage Low                                      |                    | 1001 = -1001114                                     | $V_{DD} = 15V$         |      |      | 0.24 | V     |  |
| Latchup Protection                                      | ILUP               | Reverse current IOUT (Note 2)                       |                        | 400  |      |      | mA    |  |
| DRIVER OUTPUT (SOURCE)                                  |                    |                                                     |                        |      |      |      |       |  |
|                                                         |                    | $V_{DD} = 15V,$                                     | T <sub>A</sub> = +25°C |      | 1.5  | 2.1  |       |  |
| Driver Output Resistance Pulling                        |                    | $I_{OUT} = 100mA$                                   | $T_A = +125^{\circ}C$  |      | 1.9  | 2.75 |       |  |
| Up                                                      | R <sub>ON-P</sub>  | V <sub>DD</sub> = 4.5V,                             | T <sub>A</sub> = +25°C |      | 2.75 | 4    | Ω     |  |
|                                                         |                    | I <sub>OUT</sub> = 100mA                            | $T_A = +125^{\circ}C$  |      | 3.75 | 5.5  | 1     |  |
| Peak Output Current (Sourcing)                          | I <sub>PK-P</sub>  | $V_{DD} = 15V, C_{L} = 10,00$                       | 0pF                    |      | 4    |      | Α     |  |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = 4V \text{ to } 15V, T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C}, \text{ unless otherwise noted.}$  Typical values are at  $V_{DD} = 15V \text{ and } T_A = +25^{\circ}\text{C}.)$  (Note 1)

| PARAMETER                   | SYMBOL                              | COND                                  | ITIONS                 | MIN                      | TYP | MAX                      | UNITS |  |
|-----------------------------|-------------------------------------|---------------------------------------|------------------------|--------------------------|-----|--------------------------|-------|--|
| Outrout Valtage High        |                                     | 10000                                 | V <sub>DD</sub> = 4.5V | V <sub>DD</sub> - 0.55   |     |                          | V     |  |
| Output-Voltage High         |                                     | I <sub>OUT</sub> = 100mA              | V <sub>DD</sub> = 15V  | V <sub>DD</sub> - 0.275  |     |                          | V     |  |
| LOGIC INPUT (Note 3)        |                                     |                                       |                        |                          |     |                          | _     |  |
| Logic 1 Input Voltage       | VIH                                 | MAX5078A                              |                        | 0.7 x<br>V <sub>DD</sub> |     |                          | V     |  |
|                             |                                     | MAX5078B (Note 4)                     |                        | 2.1                      |     |                          |       |  |
| Logic 0 Input Voltage       | V <sub>IL</sub>                     | MAX5078A                              |                        |                          |     | 0.3 x<br>V <sub>DD</sub> | V     |  |
|                             |                                     | MAX5078B                              |                        |                          |     | 0.8                      |       |  |
| Logic-Input Hysteresis      | V <sub>H</sub> YS                   | MAX5078A                              |                        | 0.1 x<br>V <sub>DD</sub> |     | V                        |       |  |
|                             |                                     | MAX5078B                              |                        |                          | 0.3 |                          |       |  |
| Logic-Input-Current Leakage |                                     | $IN+ = IN- = 0V \text{ or } V_{DE}$   | -1                     | +0.1                     | +1  | μΑ                       |       |  |
| Input Capacitance           | CIN                                 |                                       |                        |                          | 2.5 |                          | рF    |  |
| SWITCHING CHARACTERISTIC    | S FOR V <sub>DD</sub> = 1           | · · · · · · · · · · · · · · · · · · · |                        |                          |     |                          |       |  |
|                             | $C_{L} = 1000 pF$ $C_{L} = 5000 pF$ | 4                                     |                        | 1                        |     |                          |       |  |
| OUT Rise Time               |                                     | ·                                     |                        | 18                       |     | ns                       |       |  |
|                             |                                     | $C_L = 10,000pF$                      |                        |                          | 32  |                          |       |  |
|                             |                                     | C <sub>L</sub> = 1000pF               |                        |                          | 4   |                          |       |  |
| OUT Fall Time               | tF                                  | C <sub>L</sub> = 5000pF               |                        | 15                       |     | ns                       |       |  |
| T 0 D 1 T                   |                                     | $C_L = 10,000pF$                      | 10                     | 26                       |     |                          |       |  |
| Turn-On Delay Time          | tD-ON                               | $C_L = 10,000 pF (Note)$              |                        | 10                       | 20  | 34                       | ns    |  |
| Turn-Off Delay Time         | tD-OFF                              | $C_L = 10,000pF (Note$                | 2)                     | 10                       | 20  | 34                       | ns    |  |
| SWITCHING CHARACTERISTIC    | 3 FOR VDD = 4                       |                                       |                        |                          | 7   |                          |       |  |
| OUT Rise Time               | t <sub>R</sub>                      | $C_L = 1000pF$ $C_L = 5000pF$         |                        |                          | 37  |                          | ns    |  |
| OUT TISE TIME               | чH                                  | $C_L = 3000 pr$<br>$C_L = 10,000 pF$  |                        |                          | 85  |                          | 115   |  |
|                             |                                     | $C_L = 1000pF$                        |                        |                          | 7   |                          |       |  |
| OUT Fall Time               | tF                                  | $C_L = 5000pF$                        |                        | 30                       |     | ns                       |       |  |
|                             | -1                                  | $C_L = 10,000pF$                      |                        | 75                       |     |                          |       |  |
| Turn-On Delay Time          | t <sub>D-ON</sub>                   | $C_L = 10,000 pF (Note)$              | 2)                     | 18                       | 35  | 70                       | ns    |  |
| Turn-Off Delay Time         | tD-OFF                              | C <sub>L</sub> = 10,000pF (Note       |                        | 18                       | 35  | 70                       | ns    |  |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = 4V \text{ to } 15V, T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C}, \text{ unless otherwise noted.}$  Typical values are at  $V_{DD} = 15V \text{ and } T_A = +25^{\circ}\text{C.}$ ) (Note 1)

| PARAMETER                                   | SYMBOL   | CONDITIONS                                        | MIN | TYP | MAX | UNITS |
|---------------------------------------------|----------|---------------------------------------------------|-----|-----|-----|-------|
| MATCHING CHARACTERISTICS                    |          |                                                   |     |     |     |       |
| Mismatch Propagation Delays from            | A+       | V <sub>DD</sub> = 15V, C <sub>L</sub> = 10,000pF  |     | 2   |     |       |
| Inverting and Noninverting Inputs to Output | ∆ton-off | V <sub>DD</sub> = 4.5V, C <sub>L</sub> = 10,000pF |     | 4   |     | ns    |

Note 1: All devices are 100% tested at TA = +25°C. Specifications over -40°C to +125°C are guaranteed by design.

Note 2: Limits are guaranteed by design, not production tested.

**Note 3:** The logic-input thresholds are tested at  $V_{DD} = 4V$  and  $V_{DD} = 15V$ .

Note 4: TTL compatible with reduced noise immunity.

### **Typical Operating Characteristics**

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 



### Typical Operating Characteristics (continued)

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 



## **Typical Operating Characteristics (continued)**

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 



LOGIC-INPUT VOLTAGE vs. OUTPUT VOLTAGE



LOGIC-INPUT VOLTAGE vs. OUTPUT VOLTAGE



LOGIC-INPUT VOLTAGE vs. OUTPUT VOLTAGE



LOGIC-INPUT VOLTAGE vs. OUTPUT VOLTAGE



40ns/div

## **Typical Operating Characteristics (continued)**

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 

### LOGIC-INPUT VOLTAGE vs. OUTPUT VOLTAGE



## LOGIC-INPUT VOLTAGE vs. OUTPUT VOLTAGE



#### **V<sub>DD</sub> vs. OUTPUT VOLTAGE**

20ns/div



#### **V<sub>DD</sub> vs. Output voltage**



### **Pin Description**

| PIN  | NAME            | FUNCTION                                                                                                       |
|------|-----------------|----------------------------------------------------------------------------------------------------------------|
| 1    | IN-             | Inverting Logic-Input Terminal. Connect to GND when not used.                                                  |
| 2, 3 | GND             | Ground                                                                                                         |
| 4    | V <sub>DD</sub> | Power Supply. Bypass to GND with one or more 0.1µF ceramic capacitors.                                         |
| 5    | OUT             | Driver Output. Sources or sinks current to turn the external MOSFET on or off.                                 |
| 6    | IN+             | Noninverting Logic-Input Terminal. Connect to V <sub>DD</sub> when not used.                                   |
| _    | EP              | Exposed Pad. Internally connected to GND. Do not use the exposed pad as the only electrical ground connection. |

### **Detailed Description**

#### V<sub>DD</sub> Undervoltage Lockout (UVLO)

The MAX5078A/MAX5078B have internal undervoltage lockout (UVLO) for VDD. When VDD is below the UVLO threshold, OUT is pulled low independent of the state of the inputs. The undervoltage lockout is typically 3.5V with 200mV typical hysteresis to avoid chattering. When VDD rises above the UVLO threshold, the output goes high or low depending upon the logic-input levels. Bypass VDD using a low-ESR ceramic capacitor for proper operation (see the *Applications Information* section).

#### **Logic Inputs**

The MAX5078A has CMOS logic inputs while the MAX5078B has TTL-compatible logic inputs. The logic inputs are protected against the voltage spikes up to 18V, regardless of the V<sub>DD</sub> voltage. The TTL and CMOS logic inputs have 300mV and 0.1 x V<sub>DD</sub> hysteresis, respectively, to avoid double pulsing during transition. The low 2.5pF input capacitance reduces loading and increases switching speed.

The logic inputs are high impedance and must not be left floating. If the inputs are left open, OUT can go to an undefined state as soon as V<sub>DD</sub> rises above the UVLO threshold. Therefore, the PWM output from the controller must assume proper state when powering up the device.

The MAX5078A/MAX5078B have two logic inputs, providing greater flexibility in controlling the MOSFET. Use IN+ for noninverting logic and IN- for inverting logic operation. Connect IN+ to VDD and IN- to GND, if not used. Alternatively, the unused input can be used as an ON/OFF function. Use IN+ for active-low shutdown logic and IN- for active-high shutdown logic (see Figure 3). See Table 1 for all possible input combinations.

#### **Driver Output**

The MAX5078A/MAX5078B have low R<sub>DS(ON)</sub> p-channel and n-channel devices (totem pole) in the output stage for the fast turn-on/turn-off, high-gate-charge switching MOSFETs. The peak source or sink current is typically 4A. The output voltage (V<sub>OUT</sub>) is approximately equal to V<sub>DD</sub> when in high state and is ground when in low state. The driver R<sub>DS(ON)</sub> is lower at higher V<sub>DD</sub> resulting in higher source-/sink-current capability and faster switching speeds. The propagation delays from the noninverting and inverting logic inputs to OUT are matched to 2ns typically. The break-before-make logic avoids any cross-conduction between the internal p- and n-channel devices, and eliminates shoot-through, thus reducing the quiescent supply current.

## \_Applications Information

#### **RLC Series Circuit**

The driver's RDS(ON) (RON), internal bond/lead inductance (LP), trace inductance (LS), gate inductance (LG), and gate capacitance (CG) form a series RLC circuit with a second-order characteristic equation. The series RLC circuit has an undamped natural frequency ( $\sigma_0$ ) and a damping ratio ( $\zeta$ ) where:

$$\varpi_0 = \frac{1}{\sqrt{(L_P + L_S + L_G) \times C_G}}$$

$$\xi = \frac{R_{ON}}{2 \times \sqrt{\frac{(L_P + L_S + L_G)}{C_G}}}$$

The damping ratio needs to be greater than 0.5 (ideally 1) to avoid ringing. Add a small resistor (RGATE) in series with the gate when driving a very low gatecharge MOSFET, or when the driver is placed away from the MOSFET.



Figure 1. Timing Diagram

Use the following equation to calculate the series resistor:

$$R_{GATE} \ge \sqrt{\frac{(L_P + L_S + L_G)}{C_G}} - R_{ON}$$

Lp can be approximated as 2nH for the TDFN package. Ls is on the order of 20nH/in. Verify Lg with the MOSFET vendor.

#### Supply Bypassing and Grounding

Pay extra attention to bypassing and grounding the MAX5078A/MAX5078B. Peak supply and output currents may exceed 4A when driving large external capacitive loads. Supply voltage drops and ground shifts create negative feedback for inverters and may degrade the delay and transition times. Ground shifts due to poor device grounding may also disturb other circuits sharing the same AC ground return path. Any series inductance in the VDD, OUT, and/or GND paths can cause oscillations due to the very high di/dt when switching the MAX5078A/MAX5078B with any capacitive load. Place one or more 0.1µF ceramic capacitors in parallel as close to the device as possible to bypass VDD to GND. Use a ground plane to minimize ground return resistance and series inductance. Place the external MOSFET as close as possible to the MAX5078A/MAX5078B to further minimize board inductance and AC path impedance.

#### **Power Dissipation**

Power dissipation of the MAX5078A/MAX5078B consists of three components: caused by the quiescent current, capacitive charge/discharge of internal nodes, and the output current (either capacitive or resistive load). Maintain the sum of these components below the maximum power dissipation limit.



Figure 2. MAX5054 Simplified Diagram (1 Driver)

The current required to charge and discharge the internal nodes is frequency dependent (see the IDD-SW Supply Current vs. Supply Voltage graph in the *Typical Operating Characteristics*). The power dissipation (PQ) due to the quiescent switching supply current (IDD-SW) can be calculated as:

$$PQ = VDD \times IDD-SW$$

For capacitive loads, use the following equation to estimate the power dissipation:

$$PCLOAD = CLOAD \times (VDD)^2 \times fSW$$

where C<sub>LOAD</sub> is the capacitive load, V<sub>DD</sub> is the supply voltage, and f<sub>SW</sub> is the switching frequency.

Calculate the total power dissipation (P<sub>T</sub>) as follows:

Use the following equations to estimate the MAX5078A/ MA5078B total power dissipation when driving a ground-referenced resistive load:

$$PRLOAD = D \times RON(MAX) \times ILOAD^2$$

where D is the fraction of the period the MAX5078A/ MA5078B's output pulls high,  $R_{ON(MAX)}$  is the maximum on-resistance of the device with the output high, and  $I_{LOAD}$  is the output load current of the MAX5078A/ MAX5078B.

#### **Layout Information**

The MAX5078A/MAX5078B MOSFET drivers source and sink large currents to create very fast rising and falling edges at the gate of the switching MOSFET. The high di/dt can cause unacceptable ringing if the trace lengths and impedances are not well controlled.

Table 1. MAX5078 Truth Table

| IN+  | IN-  | OUT  |
|------|------|------|
| Low  | Low  | Low  |
| Low  | High | Low  |
| High | Low  | High |
| High | High | Low  |

Use the following PC board layout guidelines when designing with the MAX5078A/MAX5078B:

- Place one or more 0.1µF decoupling ceramic capacitors from V<sub>DD</sub> to GND as close to the device as possible. Connect V<sub>DD</sub> and GND to large copper areas. Place one bulk capacitor of 10µF (min) on the PC board with a low resistance path to the V<sub>DD</sub> input and GND of the MAX5078A/MAX5078B.
- Two AC current loops form between the device and the gate of the driven MOSFET. The MOSFET looks like a large capacitance from gate to source when the gate pulls low. The active current loop is from the MOSFET gate to OUT of the MAX5078A/MAX5078B, to GND of the MAX5078A/MAX5078B, and to the source of the MOSFET. When the gate of the MOSFET pulls high, the active current is from the VDD terminal of the decoupling capacitor, to VDD of the MAX5078A/MAX5078B, to OUT of the MAX5078A/ MAX5078B, to the MOSFET gate, to the MOSFET source, and to the negative terminal of the decoupling capacitor. Both charging current and discharging current loops are important. Minimize the physical distance and the impedance in these AC current paths.
- Keep the device as close to the MOSFET as possible.
- In a multilayer PC board, the inner layers should consist of a GND plane containing the discharging and charging current loops.
- Pay extra attention to the ground loop and use a low-impedance source when using a TTL logicinput device. Fast fall time at OUT may corrupt the input during transition.

#### **Exposed Pad**

The TDFN-EP package has an exposed pad on the bottom of its package. This pad is internally connected to GND. For the best thermal conductivity, solder the exposed pad to the ground plane in order to dissipate 1.9W. Do not use the ground-connected pad as the only electrical ground connection or ground return. Use GND (pins 2 and 3) as the primary electrical ground connection.



Figure 3. Unused Input as an ON/OFF Function

### Additional Application Circuits



Figure 4. Noninverting Application



Figure 5. Boost Converter



Figure 6. MAX5078A/MAX5078B In High-Power Synchronous Buck Converter

Chip Information

TRANSISTOR COUNT: 258 PROCESS: CMOS



Figure 7. Forward Converter with Secondary-Side Synchronous Rectification



### **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



| COM                   | MON DIME                                                           | NSIONS                                | ]                                                  |                  |                         |           |               |                        |       |          |
|-----------------------|--------------------------------------------------------------------|---------------------------------------|----------------------------------------------------|------------------|-------------------------|-----------|---------------|------------------------|-------|----------|
| SYMBO                 | L MIN.                                                             | MAX.                                  | 1                                                  |                  |                         |           |               |                        |       |          |
| А                     | 0.70                                                               | 0.80                                  | 1                                                  |                  |                         |           |               |                        |       |          |
| D                     | 2.90                                                               | 3.10                                  | ]                                                  |                  |                         |           |               |                        |       |          |
| E                     | 2.90                                                               |                                       |                                                    |                  |                         |           |               |                        |       |          |
| A1                    | 0.00                                                               |                                       |                                                    |                  |                         |           |               |                        |       |          |
| L                     | 0.20                                                               |                                       | ļ                                                  |                  |                         |           |               |                        |       |          |
| k<br>A2               | _                                                                  | 25 MIN.<br>20 REF.                    | 1                                                  |                  |                         |           |               |                        |       |          |
| 742                   | - 0.                                                               |                                       | J                                                  |                  |                         |           |               |                        |       |          |
|                       |                                                                    |                                       |                                                    |                  |                         |           |               |                        | _     |          |
| PACKAGE V             | ARIATIONS                                                          | 3                                     |                                                    |                  |                         |           |               |                        | ]     |          |
| PKG. CODE             | N                                                                  | D2                                    | E2                                                 | е                | JEDEC SPEC              | b         | [(N/2)-1] x e | DOWNBONDS<br>ALLOWED   | 1     |          |
| T633-1                | 6                                                                  | 1.50±0.10                             | 2.30±0.10                                          | 0.95 BSC         | MO229 / WEEA            | 0.40±0.05 | 1.90 REF      | NO                     | 1     |          |
| T633-2                | 6                                                                  | 1.50±0.10                             | 2.30±0.10                                          | 0.95 BSC         | MO229 / WEEA            | 0.40±0.05 | 1.90 REF      | NO                     | 1     |          |
| T833-1                | 8                                                                  | 1.50±0.10                             | 2.30±0.10                                          | 0.65 BSC         | MO229 / WEEC            | 0.30±0.05 | 1.95 REF      | NO                     | 1     |          |
| T833-2                | 8                                                                  | 1.50±0.10                             | 2.30±0.10                                          | 0.65 BSC         | MO229 / WEEC            | 0.30±0.05 | 1.95 REF      | NO                     | 1     |          |
| T833-3                | 8                                                                  | 1.50±0.10                             | 2.30±0.10                                          | 0.65 BSC         | MO229 / WEEC            | 0.30±0.05 | 1.95 REF      | YES                    | 1     |          |
| T1033-1               | 10                                                                 | 1.50±0.10                             | 2.30±0.10                                          | 0.50 BSC         | MO229 / WEED-3          | 0.25±0.05 | 2.00 REF      | NO                     | 1     |          |
| T1433-1               | 14                                                                 | 1.70±0.10                             | 2.30±0.10                                          | 0.40 BSC         |                         | 0.20±0.05 | 2.40 REF      | YES                    | 1     |          |
| T1433-2               | 14                                                                 | 1.70±0.10                             | 2.30±0.10                                          | 0.40 BSC         |                         | 0.20±0.05 | 2.40 REF      | NO                     | 1     |          |
| 5. DRAWING<br>AND T14 | ITY SHALI<br>SHALL NO<br>LENGTH/I<br>CHARACTE<br>CONFORM<br>33-1 & | NOT EXCED<br>PACKAGE W<br>ERISTIC(S). | EED 0.08 n<br>0.10 mm.<br>IDTH ARE 0<br>0 M0229, I | om.<br>ONSIDERED | AS<br>IENSIONS "D2" ANI | ) "E2",   |               | DALLAS<br>Emiconductor | /VI/I | <br> X / |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

12 \_\_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600